Samsung and Cadence Deliver 20nm Digital Design Methodology

SAN FRANCISCO, CA -- (Marketwire) -- Jun 05, 2012 -- DAC Booth # 1930 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that Samsung Electronics and Cadence have collaborated to deliver a 20-nanometer design methodology that incorporates double patterning technology for joint customer deployment and internal test chips. The collaboration between Cadence and Samsung brings new process advances for mobile consumer electronics, enabling design at 20 nanometers and future process nodes.

"With our focus on mobile consumer electronics, we needed a more efficient way to create, and help our customers create, differentiated products," said Dr. Kee Sup Kim, vice president of the System LSI Design Technology team, Device Solutions, Samsung Electronics. "By teaming with Cadence, we have developed a methodology for 20-nanometer design that delivers the benefits of advanced process nodes by utilizing the latest available technologies, such as double patterning."

Double patterning is a key new approach to lithography that enables higher routing density for advanced process nodes. Double patterning splits each metal layer of designs into two masks for chip fabrication, enabling higher metal density and smaller silicon area for process technologies at 20-nanometers and below.

This announcement marks the latest milestone in a comprehensive multi-year collaboration between Samsung and Cadence to develop ICs at advanced process nodes. The Cadence® Encounter® RTL-to-GDSII flow, Virtuoso® custom/analog flow, and Cadence signoff solutions were qualified for and deployed with Samsung's 20-nanometer fabrication process.

For the digital parts of the chip, the Encounter Digital Implementation (EDI) System provided an automated methodology for double patterning-correct placement and routing using its patent-pending FlexColor technology for real-time colorization. The EDI System delivers die-area efficiency and DRC accuracy during placement, optimization and routing. For final signoff, engineers used the Cadence Encounter Timing System, Encounter Power System and QRC Extraction, which has been enhanced to accept multiple extraction values to manage variation in double-patterning alignment.

"Our deep collaboration with Samsung, which began with 32-nanometer designs, continues to bring important advances in chip design and fabrication," said Dr. Chi-Ping Hsu, senior vice president of research and development, Silicon Realization Group at Cadence. "Samsung's manufacturing expertise at advanced nodes, combined with our tools and methodologies for 20-nanometer design, was key to the success of this project. We look forward to many more technology advances through collaboration with Samsung to enable customers at the 20-nanometer node and below."

About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Cadence, Virtuoso, Encounter and the Cadence logo are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.

Add to Digg Bookmark with del.icio.us Add to Newsvine

For more information, please contact:
Dean Solov
Cadence Design Systems, Inc.
408-944-7226

Email Contact 


Featured Video
Editorial
Jobs
Equipment Engineer, Raxium for Google at Fremont, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Upcoming Events
FABTECH Orlando 2024 at Orange County Convention Center Orlando FL - Oct 15 - 17, 2024
TIMTOS 2025 at Nangang Exhibition Center Hall 1 & 2 (TaiNEX 1 & 2) TWTC Hall Taipei Taiwan - Mar 3 - 8, 2025
Automate 2025 at Detroit, Michigan, USA MI - May 12 - 15, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation GISCafe - Geographical Information Services TechJobsCafe - Technical Jobs and Resumes ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise