SmartDV Delivers New Design IP for Video, Imaging, Entertainment System Protocols

SAN JOSE, Calif., June 04, 2020 (GLOBE NEWSWIRE) -- SmartDV™ Technologies, the Proven and Trusted choice for Design and Verification Intellectual Property (IP), today delivered a series of video, imaging and entertainment system Design IP compliant with a variety of standard protocol specifications.

The new Design IP is available for:

  • V-by-One, a high-speed serial video interface for HDTV
  • VESA DSC (Display Stream Compression), a video compression and decompression standard
  • HDCP 2.3 (High-Bandwidth Digital Content Protection) used to encrypt and authenticate digital signals for copyright-protected media, including movies, TV shows and audio
  • HDMI CEC (Consumer Electronics Control), a feature of HDMI that allows devices connected to HDMI to be controlled by just one remote
  • HDMI eARC (enhanced Audio Return Channel), an HDMI feature that enables high-quality digital audio to be sent back from the TV via HDMI
  • CXP (CoaXpress), a high-speed imaging standard for serial transmission of video and still images
  • SLVS-EC (Scalable Low Voltage Signaling with Embedded Clock), a high-speed serial interface scheme for image data transmission

“Our video, imaging and entertainment system protocol Design IP is part of our growing and extensive portfolio in support of our users," states Deepak Kumar Tala, SmartDV’s managing director. “Each Design IP can be quickly customized to meet users’ needs and has our commitment to high quality. That’s why SmartDV is Proven and Trusted at more than 100 global organizations, including seven out of the top 10 semiconductor companies.”

As with all SmartDV’s Design IP solutions, its newest additions to video, imaging and entertainment system protocol Design IP enables users to get to market quickly and confidently. High performance and uniform quality are maintained across the entire portfolio of Design IP products. They are delivered in readable register transfer level (RTL) form, lint-proof, optimized for area and are highly configurable and reusable plug-and-play design solutions.

SmartDV’s standard and custom protocol Design IP is optimized for high performance, low power and minimum area/gate count. Rapid customization and first-to-market delivery of new industry protocols are achieved through SmartDV’s proprietary automated compiler-based technology. Custom protocol or modifications to Design IP based on specific customer requests can be rapidly developed, validated and delivered after being fully tested on a field programmable gate array (FPGA) platform.

Availability and Pricing
The SmartDV video, imaging and entertainment system protocol Design IP is available now and backed by an experienced R&D team who work individually with each user installation. Advanced configuration and status reporting interfaces are supplied, along with a comprehensive test suite that can be implemented in ASIC, system-on-chip (SoC) or FPGA designs.

Pricing is available upon request.

Email requests for datasheets or more information should be sent to sales@Smart-DV.com.

About SmartDV

SmartDV™ Technologies is the Proven and Trusted choice for Verification and Design IP with the best customer service from more than 250 experienced ASIC and SoC design and verification engineers. SmartDV offers high-quality standard protocol Design and Verification IP for simulation, emulation, field programmable gate array (FPGA) prototyping, post-silicon validation, formal property verification and RISC-V CPU verification. Any of its Design and Verification IP solutions can be rapidly customized to meet specific customer design needs. The result is Proven and Trusted Design and Verification IP used in hundreds of networking, storage, automotive, bus, MIPI and display chip projects throughout the global electronics industry. SmartDV is headquartered in Bangalore, India, with U.S. headquarters in San Jose, Calif.

Connect with SmartDV at:

Website: www.Smart-DV.com
Linkedin: https://www.linkedin.com/company/smartdv-technologies/about/
Twitter: @SmartDV 

For more information, contact:
Nanette Collins                                     
Public Relations for SmartDV
(617) 437-1822                                                  
nanette@nvc.com

Primary Logo

Featured Video
Editorial
Jobs
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Mechanical Engineer 2 for Lam Research at Fremont, California
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Equipment Engineer, Raxium for Google at Fremont, California
Upcoming Events
Celebrate Manufacturing Excellence at Anaheim Convention Center Anaheim CA - Feb 4 - 6, 2025
3DEXPERIENCE World 2025 at George R. Brown Convention Center Houston TX - Feb 23 - 26, 2025
TIMTOS 2025 at Nangang Exhibition Center Hall 1 & 2 (TaiNEX 1 & 2) TWTC Hall Taipei Taiwan - Mar 3 - 8, 2025
Additive Manufacturing Forum 2025 at Estrel Convention Cente Berlin Germany - Mar 17 - 18, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation GISCafe - Geographical Information Services TechJobsCafe - Technical Jobs and Resumes ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise