PLDA Announces a Unique CXL™ Verification IP Ecosystem, Delivering Robust Verification That Reduces Time-to-Design for CXL 2.0 Applications

Integrated best-in-class CXL solutions combining CXL Verification IPs from Avery Design Systems and Truechip and PLDA Design IP reduce risks and accelerate deployment of CXL based designs

SAN JOSE, Calif. — (BUSINESS WIRE) — February 18, 2021 — PLDA, the industry leader in high-speed interconnect solutions, today announced their CXL™ Verification IP Ecosystem which includes IP from partners Truechip and Avery Design Systems, who are pioneering CXL design verification. Compute Express Link™ (CXL) is an open industry standard interconnect that builds on PCI Express 5.0’s infrastructure to reduce complexity and system cost while increasing performance. PLDA’s CXL Verification IP Ecosystem is intended to reduce the challenges of designing new CXL applications. By combining leading third-party VIP and PLDA’s best-in-class CXL controller IP, CXL designers will have the ability to choose the most flexible and complete solution for their SoC designs, eliminating reliance on single-source suppliers – an essential step to reducing design risk.

CXL is an emerging interface that leverages PCIe 5.0 architecture for the CXL.io path and adds CXL.cache and CXL.mem paths specific to CXL. This combination presents possible risks for early adopters since a CXL device will be required to pass PCIe 5.0 compliance and also verify CXL specific functionality such as CXL L2 Rules, CXL EDS, CXL Retry, CXL Block Align Error and others. With no hardware available for interoperability validation, the design burden increasingly relies on verification tools to ensure that the simulation and verification steps are solid and reliable.

PLDA’s CXL Verification IP Ecosystem addresses this challenge by enabling several pre-integrated testbenches designed by Avery Design System and Truechip with their respective VIPs and testsuites. The verification ecosystem provides in-depth verification of a complete solution with feature-aligned IP and VIPs for CXL 2.0 and the PCIe 5.0 specifications. Pre-integrated testbenches are already available to customers. They can by now initiate their evaluation, and greatly speed-up the early verification stages of their IP integration.

According to Chris Browy, vice president of sales/marketing at Avery, “We are excited to collaborate with PLDA to create a best-in-class, robust, pre-validated CXL 2.0 IP solution that streamlines the design and verification process and fosters the rapid adoption of the CXL standard. PLDA and Avery are long-term partners and are both respected leaders in Design IP and VIP and work closely to enable achieving the highest quality CXL IP solutions.” Avery provides a complete System Verilog/UVM verification solution including models, protocol checking, and compliance test suites for PCIe 5.0 and CXL 2.0/1.1 for CXL host, Type 1-3 devices, switches, and retimers.

On this occasion, Nitin Kishore, CEO, Truechip, said, “Our collaboration with PLDA emphasizes our shared values of creativity, technological innovation and robust solutions like CXL 2.0. CXL is a cache coherent interconnect which aims to remove bottlenecks between CPU and high bandwidth devices or memory subsystems. CXL’s applications include Artificial Intelligence, Machine Learning and next generation data centers”. He further added “Given the complexity, it requires careful implementation and comprehensive testing and our partnership with PLDA augments customers to experience the verified IPs. Truechip’s Verification IP solutions are of choice as we are known in the industry for aggressive and dedicated support, customization, flexibility and TruEye™ GUI for easy debugging.

According to Stephane Hauradou, CTO of PLDA “CXL is an important evolutionary step in interface design because of its inherent latency and performance advantages, however ensuring reliable and robust verification is critical to its adoption. The PLDA CXL Verification IP Ecosystem is an important advancement in this direction”

More Information
For more information on CXL products and to access the PLDA CXL 1.1/2.0 Verification IP Ecosystem:

About Avery Design Systems
Founded in 1999, Avery Design Systems, Inc. enables system and SOC design teams to achieve dramatic functional verification productivity improvements through the use of formal analysis applications for gate-level X-pessimism verification and real X root cause and sequential backtracking; and robust core-through-chip-level Verification IP for PCI Express, CXL, CCIX, Gen-Z, USB, AMBA, UFS, MIPI CSI/DSI, I3C, DDR/LPDDR, HBM, ONFI/Toggle/NOR, NVM Express, SATA, AHCI, SAS, eMMC, SD/SDIO, CAN FD, and FlexRay standards. The company has established numerous Avery Design VIP partner program affiliations with leading IP suppliers. More information about the company may be found at www.avery-design.com.

About Truechip
Truechip is a leading provider of Verification IP solutions, DFT, Physical design and verification services, which aid to accelerate IP/ SOC design thus lowering the cost and the risks associated with the development of ASIC, FPGA and SOC. Truechip provides Verification IP solutions for RISC V based chips, Networking, Automotive, Microcontroller, Mobile, Storage, Data Centers, AI domains for all known protocols along with custom VIP development. A privately held company with a solid and seasoned leadership, having global footprints and coverage across North America, Europe and Asia. Truechip offers Industry’s first 24 x 7 technical support.
Follow Truechip : LinkedIn, Twitter and YouTube
Visit them online at https://www.truechip.net/

About PLDA
PLDA is a developer and licensor of Semiconductor Intellectual Property (SIP) specializing in high-speed interconnect supporting multi-gigabit rates (2.5G, 5G, 8G, 16G, 25G, 32G, 56G, 112G), and protocols such as PCI Express, CCIX, CXL, and Gen-Z. PLDA has established itself as a leader in that space with over 3,200 customers and 6,400 licenses in 62 countries. PLDA is a global technology company with offices in Silicon Valley, France, Bulgaria, Taiwan, and China.

###

Trademarks
All registered trademarks and other trademarks belong to their respective owners. PCI-SIG, PCI Express and PCIe are trademarks or registered trademarks of PCI-SIG. Gen-Z is a trademark of the Gen-Z Consortium. CXL and Compute Express Links are trademarks of the Compute Express Link Consortium. XpressLINK is a trademark of PLDA.



Contact:

PLDA
Romain Tourneau, Marketing Manager, +33 4 28 38 04 66, rtourneau@plda.com

Featured Video
Editorial
Jobs
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Mechanical Engineer 3 for Lam Research at Fremont, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Equipment Engineer, Raxium for Google at Fremont, California
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Mechanical Engineer 2 for Lam Research at Fremont, California
Upcoming Events
Celebrate Manufacturing Excellence at Anaheim Convention Center Anaheim CA - Feb 4 - 6, 2025
3DEXPERIENCE World 2025 at George R. Brown Convention Center Houston TX - Feb 23 - 26, 2025
TIMTOS 2025 at Nangang Exhibition Center Hall 1 & 2 (TaiNEX 1 & 2) TWTC Hall Taipei Taiwan - Mar 3 - 8, 2025
Additive Manufacturing Forum 2025 at Estrel Convention Cente Berlin Germany - Mar 17 - 18, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation GISCafe - Geographical Information Services TechJobsCafe - Technical Jobs and Resumes ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise