Mirabilis Design Advanced view into the Micro-Architecture Design of Processors and AI Systems

 
 
Santa Clara, CA. — December 8, 2021 — Mirabilis Design Inc, the leading provider of system-level Intellectual Property and Simulation Solutions for electronics and processors, announced today the release of VisualSim AI Processor Designer. VisualSim AI accelerates time-to-market of new AI technology, configures high-performance computing systems, eliminates under and over-design, and provides an interactive reference design for end-users to create new applications. 
 
VisualSim can be used for the architecture evaluation of AI processor hardware, partition AI algorithms on a System-on-Chip (SoC), test the AI/ML implementation, and measure power and performance of an AI processor in an automotive, medical, and data center applications. The Intellectual Property available in the VisualSim AI brings together processor cores, neural networks, accelerators, GPU and DSP. At the system-level, VisualSim AI can be integrated with a network model and FPGA boards for full system verification.
 
“The best processor configuration depends on the application, price point and the expected performance.  Trying to predict the feasibility before building the first prototype requires modeling IP, which is never readily available.  The intense competition in the marketplace makes the delay in detecting performance limitation, a major detriment to a successful new product introduction”, says Deepak Shankar, Vice President – Technology, Mirabilis Design Inc. “The complex model requires configurable IPs and an integrated simulation environment.”
 
The AI Designer enables an architect to rapidly construct a graphical model using parameterized IP and integrating around an interconnect such as a Network-on-Chip, Quantum Nodes or in-Memory elements.  The user can accurately simulate AI workloads and real-life interface traffic. The model can vary task allocation between cores, neural networks and accelerators; size the system parameters; create an equilibrium between response time and power consumption; and select the scheduler and buffer strategy.  The combination of the large model capacity, fast model construction, an extremely fast simulator, and a programmable analytics engine, enables users to rapidly arrive at the most suitable architecture.  
 
Users can run software on the VisualSim AI architecture to measure response times, power, network throughput, cache hit-ratio, and memory bandwidth. VisualSim AI enables companies to optimize and validate the SoC system specification, and system companies to select the right SoC for the target application. A number of beta customers have utilized this platform to design AI SoC for the data center and automotive applications. Other applications that can use this platform are autonomous driving, radars’ processing, defense systems, flight avionics, medical instruments, high performance computing and infotainment systems.
 
Availability
 
VisualSim AI designers have tested the accuracy of the IP blocks for the task latency and power consumption across multiple projects.  The platform works on VisualSim version 2140b.  OS supported includes Windows, Linux and Mac OS.  To learn more, register for a private session in Booth 2441 at Design Automation Conference 2021 in San Francisco by registering at https://calendly.com/mirabilisdesign/dac or contact Mirabilis Design at Email Contact
 
About Mirabilis Design
 
Mirabilis Design is a Silicon Valley software company, providing software solutions to identify and eliminate risk in the product specification, accurately predicting the human and time resources required to develop the product, and improve communication between diverse engineering teams. VisualSim Architect combines Intellectual Property, system-level modeling, simulation, environment analysis and application templates to significantly improve model construction, simulation, analysis and RTL verification. The environment enables designers to rapidly converge to a design which meets a diverse set of interdependent time and power requirements. It is optimally used very early in the design process in parallel with (and as an aid to) the development of the product’s written specification and long before an implementation (for example, RTL, software code, or schematic) of that product can even be started.  
 
########
Trademarks
Mirabilis Design, VisualSim and Mirabilis Design logo are trademarks of Mirabilis Design Inc.
 
 
Santa Clara, CA. — December 8, 2021 — Mirabilis Design Inc, the leading provider of system-level Intellectual Property and Simulation Solutions for electronics and processors, announced today the release of VisualSim AI Processor Designer. VisualSim AI accelerates time-to-market of new AI technology, configures high-performance computing systems, eliminates under and over-design, and provides an interactive reference design for end-users to create new applications. 
 
VisualSim can be used for the architecture evaluation of AI processor hardware, partition AI algorithms on a System-on-Chip (SoC), test the AI/ML implementation, and measure power and performance of an AI processor in an automotive, medical, and data center applications. The Intellectual Property available in the VisualSim AI brings together processor cores, neural networks, accelerators, GPU and DSP. At the system-level, VisualSim AI can be integrated with a network model and FPGA boards for full system verification.
 
“The best processor configuration depends on the application, price point and the expected performance.  Trying to predict the feasibility before building the first prototype requires modeling IP, which is never readily available.  The intense competition in the marketplace makes the delay in detecting performance limitation, a major detriment to a successful new product introduction”, says Deepak Shankar, Vice President – Technology, Mirabilis Design Inc. “The complex model requires configurable IPs and an integrated simulation environment.”
 
The AI Designer enables an architect to rapidly construct a graphical model using parameterized IP and integrating around an interconnect such as a Network-on-Chip, Quantum Nodes or in-Memory elements.  The user can accurately simulate AI workloads and real-life interface traffic. The model can vary task allocation between cores, neural networks and accelerators; size the system parameters; create an equilibrium between response time and power consumption; and select the scheduler and buffer strategy.  The combination of the large model capacity, fast model construction, an extremely fast simulator, and a programmable analytics engine, enables users to rapidly arrive at the most suitable architecture.  
 
Users can run software on the VisualSim AI architecture to measure response times, power, network throughput, cache hit-ratio, and memory bandwidth. VisualSim AI enables companies to optimize and validate the SoC system specification, and system companies to select the right SoC for the target application. A number of beta customers have utilized this platform to design AI SoC for the data center and automotive applications. Other applications that can use this platform are autonomous driving, radars’ processing, defense systems, flight avionics, medical instruments, high performance computing and infotainment systems.
 
Availability
 
VisualSim AI designers have tested the accuracy of the IP blocks for the task latency and power consumption across multiple projects.  The platform works on VisualSim version 2140b.  OS supported includes Windows, Linux and Mac OS.  To learn more, register for a private session in Booth 2441 at Design Automation Conference 2021 in San Francisco by registering at https://calendly.com/mirabilisdesign/dac or contact Mirabilis Design at Email Contact
 
About Mirabilis Design
 
Mirabilis Design is a Silicon Valley software company, providing software solutions to identify and eliminate risk in the product specification, accurately predicting the human and time resources required to develop the product, and improve communication between diverse engineering teams. VisualSim Architect combines Intellectual Property, system-level modeling, simulation, environment analysis and application templates to significantly improve model construction, simulation, analysis and RTL verification. The environment enables designers to rapidly converge to a design which meets a diverse set of interdependent time and power requirements. It is optimally used very early in the design process in parallel with (and as an aid to) the development of the product’s written specification and long before an implementation (for example, RTL, software code, or schematic) of that product can even be started.  
 
########
Trademarks
Mirabilis Design, VisualSim and Mirabilis Design logo are trademarks of Mirabilis Design Inc.

Featured Video
Editorial
Jobs
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Mechanical Engineer 3 for Lam Research at Fremont, California
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Mechanical Engineer 2 for Lam Research at Fremont, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Upcoming Events
Celebrate Manufacturing Excellence at Anaheim Convention Center Anaheim CA - Feb 4 - 6, 2025
3DEXPERIENCE World 2025 at George R. Brown Convention Center Houston TX - Feb 23 - 26, 2025
TIMTOS 2025 at Nangang Exhibition Center Hall 1 & 2 (TaiNEX 1 & 2) TWTC Hall Taipei Taiwan - Mar 3 - 8, 2025
Additive Manufacturing Forum 2025 at Estrel Convention Cente Berlin Germany - Mar 17 - 18, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation GISCafe - Geographical Information Services TechJobsCafe - Technical Jobs and Resumes ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise