Cadence Digital and Custom/Analog Design Flows Certified for Samsung Foundry’s SF2 and SF3 Process Technologies

Highlights:

  • Ongoing collaboration lets customers leverage the latest Cadence and Samsung technologies to deliver innovative mobile, automotive, AI and hyperscale designs
  • Engineers can design ICs with PDKs based on certified SF2 and SF3 flows
  • Cadence digital full flow enables optimal PPA results for advanced nodes
  • Cadence custom/analog tools, including AI-based Virtuoso Studio, optimized for latest nodes 

SAN JOSE, Calif. — (BUSINESS WIRE) — June 28, 2023 — Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced that its digital and custom/analog flows achieved certification for Samsung Foundry’s SF2 and SF3 process technologies. The two companies also worked together to create new process design kits (PDKs) that simplify mobile, automotive, AI and hyperscale IC design at these latest nodes. Joint customers are actively developing SF2- and SF3-based designs using the Cadence® flows.

Cadence Digital Tools Optimized for SF2 and SF3 Technologies

Cadence’s comprehensive Cadence RTL-to-GDS design flow that supports Samsung’s SF2 and SF3 technologies provides optimal power, performance and area (PPA). The flow includes the Genus Synthesis Solution, Modus DFT Software Solution, Innovus Implementation System, Quantus Extraction Solution and Quantus Field Solver, Tempus Timing Signoff Solution and Tempus ECO Option, Pegasus Verification System, Liberate Characterization Portfolio, Voltus IC Power Integrity Solution and the Cadence Cerebrus Intelligent Chip Explorer.

With the certified flow, customers have access to several features that ease IC design at advanced nodes, such as cell-swapping support, which helps designers align cell pins for direct connections to conserve routing resources; support for mixed-row solutions in various combinations to maximize area-based design rules; the ability to place and refine traces using mask-shifted cells and horizontal half-track shifted cells to reduce displacement; support for various rectilinear standard cells to achieve higher density; and reduced IR drop due to the insertion of enhanced, trim-aware via staples.

Cadence Custom/Analog Tools Optimized for SF2 and SF3 Technologies

Cadence custom and analog tools optimized for Samsung’s SF3 and SF2 nodes include the AI-based Virtuoso® Studio design tools—Virtuoso Schematic Editor, Virtuoso ADE Suite and Cadence Virtuoso Layout Suite—the Spectre® Simulation Platform—Spectre X Simulator, Spectre FX and Spectre RF—as well as the Voltus-XFi Custom Power Integrity Solution.

The custom/analog design tools provide customers with several benefits, such as better corner simulation management, statistical analyses, design centering and circuit optimization; support for parallel operations on modern compute farms and private and public cloud configurations; better performance and scalability throughout the layout environment; mixed-signal OpenAccess design kits for seamless integration with the Innovus Implementation’s place-and-route engines for improved quality of results; summarized EM-IR information, which highlights violations and details on resistance value, metal layer, width, and length information; and feedback regarding circuit performance and reliability.

“Through our latest collaboration with Cadence, we’ve seen early customers improve productivity with the Cadence-certified design flows and our advanced SF2 and SF3 process technologies,” said Sangyun Kim, vice president of the Foundry Design Technology Team at Samsung Electronics. “With the new PDKs, we’re making it easier for developers of next-generation mobile, automotive, AI and hyperscale designs to adopt our technologies and deliver innovations to market faster.”

“The Cadence R&D team worked tirelessly with the Samsung Foundry team to fine-tune our digital and custom/analog flows for Samsung’s SF2 and SF3 process technologies, delivering a wide range of benefits that help customers design much more efficiently,” said Vivek Mishra, corporate vice president in the Digital & Signoff Group at Cadence. “Our digital flow provides PPA advantages, and our custom/analog flow, anchored by Virtuoso Studio, sets a new standard for custom IP creation, enabling our mutual customers to push the boundaries of innovation with Samsung’s SF2 and SF3 process technologies.”

The Cadence digital and custom/analog flows support the Cadence Intelligent System Design strategy, enabling system-on-chip (SoC) design excellence. To learn more about Cadence's advanced-node solutions, visit www.cadence.com/go/advdndsf2sf3.

About Cadence

Cadence is a pivotal leader in electronic systems design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to complete systems for the most dynamic market applications, including hyperscale computing, 5G communications, automotive, mobile, aerospace, consumer, industrial and healthcare. For nine years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.

© 2023 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.

Category: Featured



Contact:

For more information, please contact:
Cadence Newsroom
408-944-7039
newsroom@cadence.com

Featured Video
Editorial
Jobs
Mechanical Engineer 3 for Lam Research at Fremont, California
Mechanical Engineer 2 for Lam Research at Fremont, California
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Equipment Engineer, Raxium for Google at Fremont, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Upcoming Events
Celebrate Manufacturing Excellence at Anaheim Convention Center Anaheim CA - Feb 4 - 6, 2025
3DEXPERIENCE World 2025 at George R. Brown Convention Center Houston TX - Feb 23 - 26, 2025
TIMTOS 2025 at Nangang Exhibition Center Hall 1 & 2 (TaiNEX 1 & 2) TWTC Hall Taipei Taiwan - Mar 3 - 8, 2025
Additive Manufacturing Forum 2025 at Estrel Convention Cente Berlin Germany - Mar 17 - 18, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation GISCafe - Geographical Information Services TechJobsCafe - Technical Jobs and Resumes ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise