French Institutes IRT Nanoelec and CMP Team up to Offer World’s First Service for Post-process 3D Technologies on Multi-Project-Wafer
[ Back ]   [ More News ]   [ Home ]
French Institutes IRT Nanoelec and CMP Team up to Offer World’s First Service for Post-process 3D Technologies on Multi-Project-Wafer

New platform provides access to 3D technologies after regular CMOS MPW runs and allows SMEs, research institutes, systems integrators and universities to divide costs

GRENOBLE, France — (BUSINESS WIRE) — March 5, 2015 — IRT Nanoelec, an R&D consortium focused on ICT using micro- and nanoelectronics, and CMP, which provides prototyping and low-volume production of ICs and MEMS, are launching a platform for multi-project-wafer, post-process 3D integration (3D-MPW).

The new and disruptive 3D configurations and assemblies created by this IRT Nanoelec/CMP initiative are designed to promote 3D integration.

This service, the first of its kind, extends CMP’s regular MPW offer by using mature 3D post-process technologies at wafer level from IRT Nanoelec. These technologies include through-silicon-vias (TSV, via last), fine-pitch vertical interconnects (micro pillar with solder) and specific finishing for 3D integration like under-bump metallurgy (UBM). These 3D modules will enable a wide panel of new, full 3D architectures, like multiple-die stacking with flip-chip, side-by-side heterogeneous integration, and 3D partitioning of different CMOS dies issued from CMP runs.

3D integration is highly complementary to traditional CMOS scaling, and has very strong potential in terms of size reduction, heterogeneous integration, miniaturization, performance improvements and, possibly, reduction of costs at the system level. The technology is now emerging in more and more applications, such as FPGA, 3D memories and MEM, and involves wafer-level processing on dedicated runs.

The new platform provides for the first time access to post-process 3D technologies after regular CMOS MPW runs, for proof of concept, prototypes and/or small series production. This enables a large group of users to take advantage of cost division made possible, at silicon level, by the MPW regular services followed by post-process technologies. In addition, it allows 3D-MPW users to divide the cost of post processing. This benefits a large group of customers, such as universities, SMEs, research institutes and systems integrators, that usually do not have access to the 3D modules at large foundries.

These 3D post-process technologies require very limited re-design of existing chips, and will be initially used for specific CMOS nodes available at CMP. They may be extended in the future, depending on demand. CMP is responsible for supporting, checking and compiling the customer’s requests, while IRT Nanoelec, which has a very strong background in 3D integration – in particular through the institute CEA-Leti – will manage the 3D post-processing.

More information about this 3D-MPW offer and the 3D technologies from IRT Nanoelec and CMP is available on the websites http://www.irtnanoelec.fr/ and http://cmp.imag.fr/

For more about IRT Nanoelec, go to http://www.irtnanoelec.fr/en/

For more about CMP, go to http://cmp.imag.fr



Contact:

IRT Nanoelec:
Didier Louis, 04 38 78 36 58
Email Contact
or
CMP:
Jean Christophe Crebier
Email Contact