Renesas Enables Development of High-Performance Linux and Android HMI Applications with New RZ/G Series MPUs with Support for 3-D Graphics and Multiple-Image Processing

(Remarks) ARM and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and in other countries. PowerVR™ is a registered trademark of Imagination Technologies Limited (or its subsidiaries) in the EU and in other countries. All registered trademarks or trademarks are the property of their respective owners.

Separate Sheet

Product Specifications of the RZ/G1E and RZ/G1M

Series name         RZ/G

Group name

(Product name)

 

       

RZ/G1E

(R8A77450HA01BG)

       

RZ/G1M

(R8A77430HA01BG)

Power supply voltage

        3.3/1.8 V (IO)、1.5 V (DDR3)、1.03 V (Core)         3.3/1.8 V (IO)、1.35 V (DDR3L)、1.03 V (Core)
CPU core         ARM® Cortex®-A7, dual-core         ARM® Cortex®-A15, dual-core
Max. operating

frequency

        1.0GHz         1.5GHz
Processing performance         3800DMIPS         10500DMIPS
Cache memory         • L1 instruction cache: 32 KB

• L1 data cache: 32 KB

• L2 cache: 512 MB

        • L1 instruction cache: 32 KB

• L1 data cache: 32 KB

• L2 cache: 1 MB

External memory        

• Ability to connect DDR3-SDRAM via DDR dedicated bus

• Max. operating frequency: 533MHz

• Data bus width: 32 bits

        • Ability to connect DDR3L-SDRAM via DDR dedicated bus

• Max. operating frequency: 800MHz

• Data bus width: 32 bits × 2 channels

External expansion         • Ability to connect -ash ROM or SRAM directly

• Data bus width: 8/16 bits

        • Ability to connect fash ROM or SRAM directly

• Data bus width: 8/16 bits

• PCI Express 2.0 (1 lane)

3D graphics         PowerVR™SGX540         PowerVR™SGX544MP2
Video functions         • Video display interface × 2 channels( RGB888)

• Video input interface × 2 channels

• Video codec module: VCP3

• IP converter module

• Video image processing functions

(color conversion, image enlargement/reduction, filtering)

        • Video display interface × 2 channels

(1 channel: LVDS, 1 channel: RGB888)

• Video input interface × 3 channels

• Video codec module: VCP3

• IP converter module

• Video image processing functions

(color conversion, image enlargement/reduction, filtering)

Audio functions         • Sampling rate converter × 6 channels

• Serial sound interface × 10 channels

        • Sampling rate converter × 10 channels

• Serial sound interface × 10 channels

Storage interfaces         • USB 2.0 host interface × 2 ports (wPHY)

• SD host interface × 3 channels

(SDXC and UHS-I support)

• Multimedia card interface × 1 channel

        • USB 3.0 host interface × 1 port (wPHY)

• USB 2.0 host interface × 2 ports (wPHY)

• SD host interface × 3 channels

(SDXC and UHS-I support)

• Multimedia card interface × 1 channel

• Serial ATA interface × 2 channels

Other peripheral

functions

        • 32-bit timer × 12 channels

• PWM timer × 7 channels

• I2C bus interface × 8 channels

• Serial communication interface

(SCIF) × 15 channels

• Quad serial peripheral interface

(QSPI) × 1 channel (boot support)

• Clock-synchronous serial interface

(MSIOF) × 3 channels (SPI/IIS support)

• Ethernet controller with AVB support (support for IEEE 802.1BA, IEEE 802.1AS, IEEE 802.1Qav, and IEEE 1722, GMII/MII interface, PHY device connection support)

• Ethernet controller (IEEE 802.3u–compliant MAC on-chip, RMII interface, ability to connect to PHY device)

• Controller area network (CAN) interface × 2 channels

• Interrupt controller (INTC)

• Clock generator (CPG): on-chip PLL

• On-chip debug function

        • 32-bit timer × 12 channels

• PWM timer × 7 channels

• I2C bus interface × 9 channels

• Serial communication interface

(SCIF) × 15 channels

• Quad serial peripheral interface

(QSPI) × 1 channel (boot support)

• Clock-synchronous serial interface

(MSIOF) × 3 channels (SPI/IIS support)

• Ethernet controller with AVB support (support for IEEE 802.1BA, IEEE 802.1AS, IEEE 802.1Qav, and IEEE 1722, GMII/MII interface, PHY device connection support)

• Ethernet controller (IEEE 802.3u–compliant MAC on-chip, RMII interface, ability to connect to PHY device)

• Controller area network (CAN) interface × 2 channels

• Interrupt controller (INTC)

• Clock generator (CPG): on-chip PLL

• On-chip debug function

Package         501 pin FCBGA (21mm x 21mm)         831 pin FCBGA (27mm × 27mm)
               

Featured Video
Editorial
Jobs
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Equipment Engineer, Raxium for Google at Fremont, California
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Principal Engineer for Autodesk at San Francisco, California
Upcoming Events
FABTECH Orlando 2024 at Orange County Convention Center Orlando FL - Oct 15 - 17, 2024
TIMTOS 2025 at Nangang Exhibition Center Hall 1 & 2 (TaiNEX 1 & 2) TWTC Hall Taipei Taiwan - Mar 3 - 8, 2025
Automate 2025 at Detroit, Michigan, USA MI - May 12 - 15, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation GISCafe - Geographical Information Services TechJobsCafe - Technical Jobs and Resumes ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise