ANSYS Subsidiary Apache Design Launches RTL Power Model, Enabling Early Planning and Accelerating Ultra-Low-Power Design Delivery

New Technology Facilitates Predictable Power Budgeting, Reduced Cost and Faster Time to Market for Leading IC Applications

PITTSBURGH, Nov. 8, 2011 — (PRNewswire) — ANSYS (NASDAQ: ANSS) subsidiary Apache Design Inc. launched RTL Power Model (RPM™), a first-in-class innovative technology designed to optimize a wide range of power-sensitive applications, such as ultra-low-power electronics. RPM bridges the power gap from register-transfer-language (RTL) design to physical implementation. The new technology accurately predicts integrated circuit (IC) power behavior at the RTL level with consideration for how the design is physically implemented. As a result, the technology helps to enable chip power delivery network (PDN) and IC package design decisions early in the design process, as well as to ensure chip power integrity sign-off for sub-28nm ICs.

(Logo: http://photos.prnewswire.com/prnh/20110127/MM38081LOGO )

Due to extensive ultra-low-power requirements and shortened design cycles, it is critical to make power design trade-offs, such as dynamic voltage/frequency scaling, clock-gating/power-gating schemes, and package selection, early in the design cycle, when changes are easier to make and have less impact on schedule or cost.

"Apache's innovative approach provides a complete front- to back-end power analysis flow," said Ruggero Castagnetti, distinguished engineer, LSI Corporation. "The ability to understand the impact of low-power architecture selection and chip operating modes on power grid and package design trade-offs early in the flow allows LSI to better predict system cost and improve productivity."  

Innovative Technology
As a new offering to Apache's PowerArtist™-XP software, RPM's core technologies include PowerArtist Calibrator and Estimator (PACE™) for accurate power estimation at the RTL level prior to availability of physical layout as well as Fast Frame-Selector for critical power-aware cycle selection.

PACE uses proprietary data-mining and pre-characterization techniques to create higher-quality power and capacitance models, as compared to traditional wire load models tuned for timing closure. By considering characteristics for various circuit types, such as combinational logic and sequential elements, PACE delivers RTL power within 15 percent of gate-level power, leading to more cost-effective and higher-quality results.

Fast Frame-Selector technology performs power analysis on RTL simulation vectors and selects a set of the most power-critical cycles to use throughout the design flow, from early design planning to final chip sign-off. It can accurately identify a few cycles representing the transient and peak power characteristics from millions of vectors within hours, improving productivity and ensuring power sign-off integrity.

Advanced Methodology
RPM enables a comprehensive power methodology from early design to sign-off by providing physical-aware RTL power data. Apache's RedHawk™ leverages RPM to perform PDN prototyping then generates an early-stage Chip Power Model (CPM™) that is used by Sentinel™ software for IC package design planning, such as substrate layer selection and decap optimization. RedHawk also utilizes RPM to provide more-realistic switching activities for accurate power sign-off.

"The introduction of RPM demonstrates Apache's continued commitment to delivering innovative key technologies that address the critical low-power design challenges," said Vic Kulkarni, senior vice president of RTL business at Apache Design. "Apache's power budgeting flow allows customers to right-size their power delivery network, improving design performance and mitigating chip failure risks."

Low-Power Application Optimization
Designing for low-power applications requires a methodology that addresses power budgeting and allows timely cost-sensitive decisions related to power. PowerArtist-XP software with RPM technology is ideal for advanced node designs of low-power applications including mobile, green computing, and consumer electronics devices. It helps bridge the gap from front-end RTL design to physical power sign-off, with more predictable accuracy, increased operating performance, and greater reliability for 28nm and below designs.

For more information, contact your local Apache sales representative.

About Apache Design Inc.

Apache Design, Inc., a subsidiary of ANSYS, Inc., is a leading provider of innovative power analysis and optimization solutions that enable the design of power-efficient, high-performance, noise-immune ICs and electronic systems. Apache's comprehensive suite of integrated products and methodologies advances low-power innovation and provides a competitive advantage for the world's top semiconductor companies. The company's differentiated simulation software solutions help lower power consumption, increase operating performance, reduce system cost, mitigate design risks, and shorten time to market for a broad range of end-markets and applications. Learn more about Apache at www.apache-da.com.

About ANSYS, Inc.

ANSYS brings clarity and insight to customers' most complex design challenges through fast, accurate and reliable engineering simulation. Our technology enables organizations ― no matter their industry ― to predict with confidence that their products will thrive in the real world. Customers trust our software to help ensure product integrity and drive business success through innovation. Founded in 1970, ANSYS employs more than 2,000 professionals, many of them expert in engineering fields such as finite element analysis, computational fluid dynamics, electronics and electromagnetics, and design optimization. Headquartered south of Pittsburgh, U.S.A., ANSYS has more than 60 strategic sales locations throughout the world with a network of channel partners in 40+ countries. Visit www.ansys.com for more information.

ANSYS, ANSYS Workbench, Ansoft, Apache, AUTODYN, CFX, FLUENT, and any and all ANSYS, Inc. brand, product, service and feature names, logos and slogans are registered trademarks or trademarks of ANSYS, Inc. or its subsidiaries in the United States or other countries. All other brand, product, service and feature names or trademarks are the property of their respective owners.

ANSS-T

Contact

Media

Yukari Ohno

408.457.2000

Email Contact


Fran Hensler

724.514.2967

Email Contact





Investors

Annette Arribas

724.514.1782

Email Contact



SOURCE ANSYS, Inc.

Contact:
ANSYS, Inc.
Apache Design Inc.
Web: http://www.ansys.com

Featured Video
Editorial
Jobs
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Equipment Engineer, Raxium for Google at Fremont, California
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Mechanical Engineer 2 for Lam Research at Fremont, California
Upcoming Events
Celebrate Manufacturing Excellence at Anaheim Convention Center Anaheim CA - Feb 4 - 6, 2025
3DEXPERIENCE World 2025 at George R. Brown Convention Center Houston TX - Feb 23 - 26, 2025
TIMTOS 2025 at Nangang Exhibition Center Hall 1 & 2 (TaiNEX 1 & 2) TWTC Hall Taipei Taiwan - Mar 3 - 8, 2025
Additive Manufacturing Forum 2025 at Estrel Convention Cente Berlin Germany - Mar 17 - 18, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation GISCafe - Geographical Information Services TechJobsCafe - Technical Jobs and Resumes ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise